### SN54ALS11A, SN54AS11, SN74ALS11A, SN74AS11 **TRIPLE 3-INPUT POSITIVE-AND GATES** SDAS009D - MARCH 1984 - REVISED NOVEMBER 2002 - 4.5-V to 5.5-V V<sub>CC</sub> Operation - Max t<sub>pd</sub> of 5.5 ns at 5 V SN54ALS11A, ... J OR W PACKAGE SN54AS11 . . . J PACKAGE SN74ALS11A, SN74AS11 . . . D, N, OR NS PACKAGE (TOP VIEW) #### SN54ALS11A, SN54AS11 . . . FK PACKAGE (TOP VIEW) NC - No internal connection ### description/ordering information These devices contain three independent 3-input positive-AND gates. They perform the Boolean functions $Y = A \bullet B \bullet C$ or $Y = \overline{\overline{A} + \overline{B} + \overline{C}}$ in positive logic. #### ORDERING INFORMATION | TA | PACK | AGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|---------------------| | | PACKAGE† PDIP – N Tube Tube Tape and reel Tube Tape and reel SOP – NS Tape and reel | | SN74ALS11AN | SN74ALS11AN | | | PDIF - N | Tube | SN74AS11N | SN74AS11N | | | | Tube | SN74ALS11AD | ALS11A | | 0°C to 70°C | SOIC D | Tape and reel | SN74ALS11ADR | ALSTIA | | 0.0 10 70.0 | SOIC = D | Tube | SN74AS11D | A C 4 4 | | | | Tape and reel | SN74AS11DR | AS11 | | | COD NC | Tana and saal | SN74ALS11ANSR | ALS11A | | | 130P - N3 | rape and reel | SN74AS11NSR | 74AS11 | | | CDIP – J | Tube | SNJ54ALS11AJ | SNJ54ALS11AJ | | | CDIP = J | Tube | SNJ54AS11J | SNJ54AS11J | | –55°C to 125°C | CFP – W | Tube | SNJ54ALS11AW | SNJ54ALS11AW | | | LCCC – FK | Tube | SNJ54ALS11AFK | SNJ54ALS11AFK | | | LCCC - FK | rube | SNJ54AS11FK | SNJ54AS11FK | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### FUNCTION TABLE (each gate) | | INPUTS | | OUTPUT | |---|--------|---|--------| | Α | В | С | Y | | Н | Н | Н | Н | | L | X | Χ | L | | Х | L | Χ | L | | Х | Χ | L | L | ### logic diagram, each gate (positive logic) Pin numbers shown are for the D, J, N, NS, and W packages. # absolute maximum ratings over operating free-air temperature range (SN54ALS11A, SN74ALS11A) (unless otherwise noted)<sup>†</sup> | Supply voltage, V <sub>CC</sub> | | 7 V | |--------------------------------------------------------|------------|----------------| | Input voltage, V <sub>I</sub> | | 7 V | | Package thermal impedance, $\theta_{JA}$ (see Note 1): | D package | 86°C/W | | , | N package | 80°C/W | | | NS package | 76°C/W | | Storage temperature range | | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions (see Note 2) | | | SN | 154ALS1 | 1A | SN74ALS11A | | UNIT | | |--------------------------|--------------------------------|-----|---------|------|------------|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIН | High-level input voltage | 2 | | | 2 | | | V | | V Laurentia and contract | Low lovel input voltage | | | 0.8‡ | | | 0.8 | V | | VIL | Low-level input voltage | | | 0.7§ | | | | V | | ЮН | High-level output current | | | -0.4 | | | -0.4 | mA | | loL | Low-level output current | | | 4 | | | 8 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | <sup>‡</sup> Applies over temperature range –55°C to 70°C NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> Applies over temperature range 70°C to 125°C SDAS009D - MARCH 1984 - REVISED NOVEMBER 2002 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST O | ONDITIONS | SN | SN54ALS11A SN74ALS1 MIN TYP <sup>†</sup> MAX MIN TYP <sup>†</sup> | | SN | 74ALS11 | IA | UNIT | |------------------|---------------------------------------------|----------------------------|-----|-------------------------------------------------------------------|------|------|---------|------|------| | PARAMETER | 1531 C | ONDITIONS | MIN | | | MAX | UNII | | | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | , | VCC −2 | | \ | /CC -2 | | V | | \/o: | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | $I_{OL} = 4 \text{ mA}$ | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | VOL | V <sub>CC</sub> = 4.5 V | $I_{OL} = 8 \text{ mA}$ | | | | 0.35 | | 0.5 | V | | lį | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lіН | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | Ι <sub>ΙL</sub> | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.1 | | | -0.1 | mA | | 1 <sub>0</sub> ‡ | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | Іссн | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 4.5 V | | 1 | 1.8 | | 1 | 1.8 | mA | | ICCL | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 0 | | 1.6 | 3 | | 1.6 | 3 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC}$ = 4.5 V TO 5.5 V,<br>$C_L$ = 50 PF,<br>$R_L$ = 500 Ω,<br>$T_A$ = MIN TO MAX§<br>SN54ALS11A SN74ALS | | § | UNIT | | |------------------|-----------------|----------------|-------------------------------------------------------------------------------------------------------------|------|-----|------|-----| | | | | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | A, B, or C | V | 2 | 14 | 2 | 13 | ns | | t <sub>PHL</sub> | A, b, or C | ı | 2 | 12.5 | 2 | 10 | 115 | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # absolute maximum ratings over operating free-air temperature range (SN54AS11, SN74AS11) (unless otherwise noted) | Supply voltage, V <sub>CC</sub> | | 7 V | |-------------------------------------------------------|--------------|----------------| | Input voltage, V <sub>I</sub> | | 7 V | | Package thermal impedance, $\theta_{JA}$ (see Note 1) | ): D package | 86°C/W | | | N package | 80°C/W | | | NS package | | | Storage temperature range | | –65°C to 150°C | NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. <sup>&</sup>lt;sup>‡</sup>The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. <sup>¶</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### SN54ALS11A, SN54AS11, SN74ALS11A, SN74AS11 TRIPLE 3-INPUT POSITIVE-AND GATES SDAS009D - MARCH 1984 - REVISED NOVEMBER 2002 #### recommended operating conditions (see Note 2) | | | SN54AS11 SN74AS11 | | | 1 | UNIT | | | |-----------------|--------------------------------|-------------------|-----|-----|-----|------|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vсс | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | | 0.8 | V | | ІОН | High-level output current | | | -2 | | | -2 | mA | | lOL | Low-level output current | | | 20 | | | 20 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CON | DITIONS | SN | SN54AS11 | | | 74AS11 | | UNIT | |------------------|---------------------------------------------|--------------------------|--------------------|------------------|------|--------------------|------------------|------|------| | PARAMETER | TEST CON | DITIONS | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | UNII | | VIK | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | | | V | | VOL | $V_{CC} = 4.5 \text{ V},$ | $I_{OL} = 20 \text{ mA}$ | | 0.35 | 0.5 | | 0.35 | 0.5 | V | | lį | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lіН | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | I <sub>IL</sub> | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.4 V | | | -0.5 | | | -0.5 | mA | | 1 <sub>0</sub> ‡ | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | Iссн | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 4.5 V | | 4.3 | 7 | | 4.3 | 7 | mA | | ICCL | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0 | | 11.2 | 18 | | 11.2 | 18 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | ТО<br>(ОИТРИТ) | $V_{CC}$ = 4.5 V TO 5.5 V,<br>$C_L$ = 50 PF,<br>$R_L$ = 500 $\Omega$ ,<br>$T_A$ = MIN TO MAX§ | | | § | UNIT | |------------------|-----------------|----------------|-----------------------------------------------------------------------------------------------|------|-------|------|------| | | | | SN54 | AS11 | SN74/ | AS11 | | | | | | MIN | MAX | MIN | MAX | | | <sup>t</sup> PLH | A, B, or C | V | 1 | 6.5 | 1 | 6 | ns | | <sup>t</sup> PHL | A, B, 01 C | Ĭ | 1 | 6.5 | 1 | 5.5 | 115 | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS. ### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms